# ELECTRONICS FOR INFORMATION TECHNOLOGY

IT3420E

#### Đỗ Công Thuần

Dept. of Computer Engineering, SoICT
Hanoi University of Science and Technology
Email: <a href="mailto:thuandc@soict.hust.edu.vn">thuandc@soict.hust.edu.vn</a>

ONE LOVE. ONE FUTURE.

#### General Information

- Course Name: Electronics for Information Technology
- ID Number: **IT3420**
- Credit Hour: 2 (2-1-0-4)
- Lecture/Exercise: 16.5 weeks
- Evaluation:
  - Midterm examination, assignment, attendance: 50%
  - Final examination: 50%
- Learning Materials:
  - Lecture slides
  - Textbooks:
    - *Electronics A Systems Approach* (2017), 6th ed., Neil Storey
    - *Introductory Circuit Analysis* (2015), 10<sup>th</sup> 13<sup>th</sup> ed., Robert L. Boylestad
    - *Electronics Fundamentals Circuits Devices and Applications* (2014), 8th ed., David M Buchla, Thomas L Floyd
    - Electronic Device and Circuit Theory (2013), 11th ed., Robert L. Boylestad, Louis Nashelsky
    - Digital Electronics: Principles, Devices and Applications (2007), Anil K. Maini
    - Microelectronics Circuit Analysis and Design (2006), 4th ed., Donald A. Neamen



#### Contact Your Instructor

#### Đỗ Công Thuần, Ph.D.

Department of Computer Engineering, SoICT, HUST

- You can reach me through office in **Room 803, B1 Building**, HUST.
  - You should make an appointment by email before coming.
  - If you have urgent things, just come and meet me!
- You can also reach me at the following **email** any time. This is the best way to reach me!
  - thuandc@soict.hust.edu.vn



#### **Course Contents**

- The Concepts of Electronics for IT
- Chapter 1: Passive Electronic Components and Applications
- Chapter 2: Semiconductor Components and Applications
- Chapter 3: Operational Amplifiers
- Chapter 4: Fundamentals of Digital Circuits
- Chapter 5: Boolean Algebra and Logic Gates
- Chapter 6: Combinational Logic
- Chapter 7: Sequential Logic



## Chapter 7: Sequential Logic

- 1. Concepts
- 2. Flip Flop
- 3. Flip Flop Types
- 4. Finite State Machine (FSM)
- 5. Applications



#### Contents

- 1. Concepts
- 2. Flip Flop
- 3. Flip Flop Types
- 4. Finite State Machine (FSM)
- 5. Applications



#### Definition

- A sequential logic circuit is one where the output depends upon **not only the present but also the past** state of inputs.
- Comprising both **logic gates** and **memory elements** (e.g., flip flops).



#### Contents

- 1. Concepts
- 2. Flip Flop
- 3. Flip Flop Types
- 4. Finite State Machine (FSM)
- 5. Applications



## Flip Flop

- A flip flop is a bistable circuit, which remains in a particular output state indefinitely until something is done to change that output status.
- Most flip flops have both synchronous and asynchronous inputs:
  - **Asynchronous inputs** are those that operate independently of the synchronous inputs and the clock input.
  - Synchronous inputs are those whose effect on the flip flop output is synchronized with the clock input.
    - Level-triggered
    - Edge-triggered
    - Pulse-triggered





#### Level-Triggered Flip Flop

#### • High level:

- The flip flop is triggered when the clock is at its HIGH state.
- Otherwise, the flip flop's state is unchanged.



Level-triggered

#### • Low level:

• The flip flop is triggered when the clock is at its LOW state.



#### Edge-Triggered Flip Flop

#### • Rising edge:

- The flip flop is triggered when the clock is changing from 0 to 1.
- Otherwise, the flip flop's state is unchanged.



Rising edge triggered

#### Falling edge:

- The flip flop is triggered when the clock is changing from 1 to 0.
- Otherwise, the flip flop's state is unchanged.



Falling edge triggered



#### Pulse-Triggered Flip Flop

- The flip flop is triggered when the clock is changing from 0 to 1 for a small duration, and then is changing from 1 to 0.
- Otherwise, the flip flop's state is unchanged.



Pulse-triggered



#### Contents

- 1. Concepts
- 2. Flip Flop
- 3. Flip Flop Types
- 4. Finite State Machine (FSM)
- 5. Applications



#### Flip Flop Types

• 4 types of flip-flops:

- RS Reset - Set

- JK Jordan & Kelly

- D Delay

- T Toggle



• There are synchronous (clocked) and asynchronous RS flip flops.

• Block diagram:





#### Clocked RS Flip Flop

- The outputs change states as per the inputs only on the occurrence of a clock pulse.
- Clocked flip flops could be:
  - Level-triggered (high, low)
  - Edge-triggered (rising, falling)

| CLK         | S | R | Q | Q' |
|-------------|---|---|---|----|
| <b>`0</b> ′ | X | X | Q | Q' |
| <b>`1</b> ′ | 0 | 0 | Q | Q' |
|             | 0 | 1 | 0 | 1  |
|             | 1 | 0 | 1 | 0  |
|             | 1 | 1 | X | X  |



High-level triggered

Low-level triggered





Rising-edge triggered Falling-edge triggered







| R  | <br>, |
|----|-------|
| Ck |       |
| _  |       |

| S | R | Ck       | Q  | Q   | State     |
|---|---|----------|----|-----|-----------|
| 0 | 0 | <b>↑</b> | Q° | Qo  | No change |
| 0 | 1 | <b>↑</b> | 0  | 1   | Reset     |
| 1 | 0 | <b>↑</b> | 1  | 0   | Set       |
| 1 | 1 | <b>↑</b> | !  | · ! | Forbidden |









| S | R | Ck       | Q              | Q  | State     |
|---|---|----------|----------------|----|-----------|
| 0 | 0 | <b>†</b> | φ <sup>°</sup> | Qo | No change |
| 0 | 1 | <b>^</b> | 0              | 1  | Reset     |
| 1 | 0 | <b>↑</b> | 1              | 0  | Set       |
| 1 | 1 | <b>↑</b> | !              | !  | Forbidden |









| Z | R | Ck       | ø  | Q  | State     |
|---|---|----------|----|----|-----------|
| 0 | 0 | <b>†</b> | φ° | Qo | No change |
| 0 | 1 | <b></b>  | 0  | 1  | Reset     |
| 1 | 0 | <b>^</b> | 1  | 0  | Set       |
| 1 | 1 | <b>↑</b> | į. | ļ. | Forbidden |









| S | R | Ck       | Q  | Q  | State     |
|---|---|----------|----|----|-----------|
| 0 | 0 | <b>↑</b> | Qo | Qo | No change |
| 0 | 1 | <b>^</b> | 0  | 1  | Reset     |
| 1 | 0 | <b>↑</b> | 1  | 0  | Set       |
| 1 | 1 | <b>↑</b> | !  | !  | Forbidden |









| S | R | Ċ        | ø  | Q  | State     |
|---|---|----------|----|----|-----------|
| 0 | 0 | <b></b>  | Q° | Qo | No change |
| 0 | 1 | <b></b>  | 0  | 1  | Reset     |
| 1 | 0 | <b>^</b> | 1  | 0  | Set       |
| 1 | 1 | <b>^</b> | -: | !  | Forbidden |









| ] | S | R | Ck       | Q  | Q  | State     |
|---|---|---|----------|----|----|-----------|
|   | 0 | 0 | <b>†</b> | φ  | Qo | No change |
|   | 0 | 1 | <b>↑</b> | 0  | 1  | Reset     |
|   | 1 | 0 | <b>^</b> | 1  | 0  | Set       |
|   | 1 | 1 | <b>↑</b> | į. | į. | Forbidden |









| S | R | Ck       | Q  | Q  | State     |
|---|---|----------|----|----|-----------|
| 0 | 0 | <b></b>  | φ° | Qo | No change |
| 0 | 1 | <b></b>  | 0  | 1  | Reset     |
| 1 | 0 | <b></b>  | 1  | 0  | Set       |
| 1 | 1 | <b>↑</b> | !  | ·! | Forbidden |









| • |   |   |          |    |    |           |
|---|---|---|----------|----|----|-----------|
|   | Ŋ | R | Ck       | ď  | Q  | State     |
|   | 0 | 0 | <b>↑</b> | Qo | Qo | No change |
|   | 0 | 1 | <b>↑</b> | 0  | 1  | Reset     |
|   | 1 | 0 | <b>↑</b> | 1  | 0  | Set       |
|   | 1 | 1 | <b>↑</b> | į. | į. | Forbidden |



#### Example 1

• For a high-level triggered RS flip flop with R- and S-input waveforms, determine the Q-output waveform.







#### Example 1





#### Example 2

- Design a circuit to turn on/off a lamp.
  - When the button S is pressed, the lamp is ON. When the button S is released, the lamp is still ON.
  - When the button R is pressed, the lamp is OFF. When the button R is released, the lamp is still OFF.
  - The buttons S and R are not pressed at the same time.





- A JK flip flop overcomes the problem of a forbidden input combination of an RS flip flop.
- Block diagram:



High-level triggered

Rising-edge triggered





Falling-edge triggered





| Operation Mode | J | K | Clk | Q <sub>n+1</sub>   |
|----------------|---|---|-----|--------------------|
| SET            | 1 | 0 | 1   | 1                  |
| RESET          | 0 | 1 | 1   | 0                  |
| NO CHANGE      | 0 | 0 | 1   | Qn                 |
| TOGGLE         | 1 | 1 | 1   | $\overline{Q}_{n}$ |

| J  | — |
|----|---|
| K  |   |
| Ck |   |

| J | K | Ck       | Q              | Q              | State     |
|---|---|----------|----------------|----------------|-----------|
| 0 | 0 | <b></b>  | Q <sub>0</sub> | Qo             | No change |
| 0 | 1 | <b></b>  | 0              | 1              | Reset     |
| 1 | 0 | <b></b>  | 1              | 0              | Set       |
| 1 | 1 | <b>↑</b> | Qo             | Q <sub>0</sub> | Toggle    |





| Operation Mode | J | K | Clk | Q <sub>n+1</sub>   |
|----------------|---|---|-----|--------------------|
| SET            | 1 | 0 | 1   | 1                  |
| RESET          | 0 | 1 | 1   | 0                  |
| NO CHANGE      | 0 | 0 | 1   | Qn                 |
| TOGGLE         | 1 | 1 | 1   | $\overline{Q}_{n}$ |



| J | K | Ck       | Q              | Q              | State     |
|---|---|----------|----------------|----------------|-----------|
| 0 | 0 | <b>↑</b> | Q <sub>0</sub> | Qo             | No change |
| 0 | 1 | <b>↑</b> | 0              | 1              | Reset     |
| 1 | 0 | <b>^</b> | 1              | 0              | Set       |
| 1 | 1 | <b>↑</b> | Qo             | Q <sub>0</sub> | Toggle    |







| J | K | Ck       | Q              | Q              | State     |
|---|---|----------|----------------|----------------|-----------|
| 0 | 0 | <b>↑</b> | Q <sub>0</sub> | Qo             | No change |
| 0 | 1 | <b>↑</b> | 0              | 1              | Reset     |
| 1 | 0 | <b>^</b> | 1              | 0              | Set       |
| 1 | 1 | <b>↑</b> | Qο             | Q <sub>0</sub> | Toggle    |





| Operation Mode | J | K | Clk | Q <sub>n+1</sub>   |
|----------------|---|---|-----|--------------------|
| SET            | 1 | 0 | 1   | 1                  |
| RESET          | 0 | 1 | 1   | 0                  |
| NO CHANGE      | 0 | 0 | 1   | Qn                 |
| TOGGLE         | 1 | 1 | 1   | $\overline{Q}_{n}$ |

| J | K | Ck       | Q              | Q              | State     |
|---|---|----------|----------------|----------------|-----------|
| 0 | 0 | <b>↑</b> | Q <sub>0</sub> | Qo             | No change |
| 0 | 1 | <b>↑</b> | 0              | 1              | Reset     |
| 1 | 0 | <b>↑</b> | 1              | 0              | Set       |
| 1 | 1 | <b>↑</b> | Qο             | Q <sub>0</sub> | Toggle    |

• Output waveform:



Κ

Ck

| Operation Mode | J | K | Clk | Q <sub>n+1</sub>   |
|----------------|---|---|-----|--------------------|
| SET            | 1 | 0 | 1   | 1                  |
| RESET          | 0 | 1 | 1   | 0                  |
| NO CHANGE      | 0 | 0 | 1   | Qn                 |
| TOGGLE         | 1 | 1 | 1   | $\overline{Q}_{n}$ |

| J | K | Ck       | Q              | Q              | State     |
|---|---|----------|----------------|----------------|-----------|
| 0 | 0 | <b>↑</b> | Q <sub>0</sub> | Qo             | No change |
| 0 | 1 | <b>↑</b> | 0              | 1              | Reset     |
| 1 | 0 | <b>^</b> | 1              | 0              | Set       |
| 1 | 1 | <b>↑</b> | Qo             | Q <sub>0</sub> | Toggle    |



| Operation Mode | J | K | Clk | Q <sub>n+1</sub>   |
|----------------|---|---|-----|--------------------|
| SET            | 1 | 0 | 1   | 1                  |
| RESET          | 0 | 1 | 1   | 0                  |
| NO CHANGE      | 0 | 0 | 1   | Qn                 |
| TOGGLE         | 1 | 1 | 1   | $\overline{Q}_{n}$ |

| J | K | Ck       | Q              | Q              | State     |
|---|---|----------|----------------|----------------|-----------|
| 0 | 0 | <b>↑</b> | Q <sub>0</sub> | Qo             | No change |
| 0 | 1 | <b>↑</b> | 0              | 1              | Reset     |
| 1 | 0 | <b></b>  | 1              | 0              | Set       |
| 1 | 1 | <b>↑</b> | Qο             | Q <sub>0</sub> | Toggle    |



| Operation Mode | J | K | Clk | Q <sub>n+1</sub>   |
|----------------|---|---|-----|--------------------|
| SET            | 1 | 0 | 1   | 1                  |
| RESET          | 0 | 1 | 1   | 0                  |
| NO CHANGE      | 0 | 0 | 1   | Qn                 |
| TOGGLE         | 1 | 1 | 1   | $\overline{Q}_{n}$ |



| J | K | Ck       | Q              | Q              | State     |
|---|---|----------|----------------|----------------|-----------|
| 0 | 0 | <b>↑</b> | Q <sub>0</sub> | Qo             | No change |
| 0 | 1 | <b>↑</b> | 0              | 1              | Reset     |
| 1 | 0 | <b>^</b> | 1              | 0              | Set       |
| 1 | 1 | <b>↑</b> | <u>Qo</u>      | Q <sub>0</sub> | Toggle    |



| Operation Mode | J | K | Clk | Q <sub>n+1</sub>   |
|----------------|---|---|-----|--------------------|
| SET            | 1 | 0 | 1   | 1                  |
| RESET          | 0 | 1 | 1   | 0                  |
| NO CHANGE      | 0 | 0 | 1   | Qn                 |
| TOGGLE         | 1 | 1 | 1   | $\overline{Q}_{n}$ |



| J | K | Ck       | Q              | Q              | State     |  |
|---|---|----------|----------------|----------------|-----------|--|
| 0 | 0 | <b>↑</b> | Q <sub>0</sub> | Qo             | No change |  |
| 0 | 1 | <b>↑</b> | 0              | 1              | Reset     |  |
| 1 | 0 | <b>↑</b> | 1              | 0              | Set       |  |
| 1 | 1 | <b>↑</b> | Qo             | Q <sub>o</sub> | Toggle    |  |

# JK Flip Flop with Active HIGH Inputs



| Operation Mode | J | K | Clk | Q <sub>n+1</sub> |
|----------------|---|---|-----|------------------|
| SET            | 1 | 0 | 1   | 1                |
| RESET          | 0 | 1 | 1   | 0                |
| NO CHANGE      | 0 | 0 | 1   | Qn               |
| TOGGLE         | 1 | 1 | 1   | $\overline{Q}_n$ |



### JK Flip Flop with Active HIGH Inputs

| Qn | J | K | Q <sub>n+1</sub> |
|----|---|---|------------------|
| 0  | 0 | 0 | 0                |
| 0  | 0 | 1 | 0                |
| 0  | 1 | 0 | 1                |
| 0  | 1 | 1 | 1                |
| 1  | 0 | 0 | 1                |
| 1  | 0 | 1 | 0                |
| 1  | 1 | 0 | 1                |
| 1  | 1 | 1 | 0                |



$$Q_{n+1} = J.\overline{Q_n} + \overline{K}.Q_n$$



# JK Flip Flop with Active LOW Inputs



| Operation Mode | J | K | Clk | Q <sub>n+1</sub>   |
|----------------|---|---|-----|--------------------|
| SET            | 0 | 1 | 1   | 1                  |
| RESET          | 1 | 0 | 1   | 0                  |
| NO CHANGE      | 1 | 1 | 1   | Qn                 |
| TOGGLE         | 0 | 0 | 1   | $\overline{Q}_{n}$ |



### JK Flip Flop with Active LOW Inputs

| Qn | J | K | Q <sub>n+1</sub> |
|----|---|---|------------------|
| 0  | 0 | 0 | 1                |
| 0  | 0 | 1 | 1                |
| 0  | 1 | 0 | 0                |
| 0  | 1 | 1 | 0                |
| 1  | 0 | 0 | 0                |
| 1  | 0 | 1 | 1                |
| 1  | 1 | 0 | 0                |
| 1  | 1 | 1 | 1                |



$$Q_{n+1} = \overline{J}.\overline{Q_n} + K.Q_n$$



- T flip flop (or Toggle flip flop) changes state every time it is triggered at its T input.
- Block diagram:





# Positive Edge-Triggered T Flip Flop

#### • Function table:

| Q <sub>n</sub> | Т | Q <sub>n+1</sub> |
|----------------|---|------------------|
| 0              | 0 | 0                |
| 0              | 1 | 1                |
| 1              | 0 | 1                |
| 1              | 1 | 0                |



$$Q_{n+1} = T.\overline{Q_n} + \overline{T}.Q_n$$



| Т | Qn | Q <sub>n+1</sub> |
|---|----|------------------|
| 1 | 0  | 1                |
| t | 1  | 0                |



# Negative Edge-Triggered T Flip Flop

#### • Function table:

| Qn | Т | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 1                |
| 0  | 1 | 0                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$Q_{n+1} = \overline{T}.\overline{Q_n} + T.Q_n$$



| Т | Q <sub>n</sub> | Q <sub>n+1</sub> |
|---|----------------|------------------|
| 1 | 0              | 1                |
| Ţ | 1              | 0                |









$$Q = \overline{q}T + q\overline{T} = q \oplus T$$

| Т | Ck       | Q              | Q              | State     |
|---|----------|----------------|----------------|-----------|
| 0 | <b>†</b> | Q <sub>0</sub> | Qo             | No change |
| 1 | <b>↑</b> | Qo             | Q <sub>0</sub> | Toggle    |









| Q = qT | T + qT | $= q \oplus T$ |
|--------|--------|----------------|
| Q = qI | +qI    | $= q \oplus I$ |

| Т | Ck       | ø  | IQ. | State     |
|---|----------|----|-----|-----------|
| 0 | <b>†</b> | o  | Q   | No change |
| 1 | <b>↑</b> | Qo | Q°  | Toggle    |









$$Q = \overline{q}T + q\overline{T} = q \oplus T$$

| Т | Ck       | Q  | Q              | State     |
|---|----------|----|----------------|-----------|
| 0 | <b>†</b> | o  | Q              | No change |
| 1 | <b>†</b> | Qo | Q <sub>0</sub> | Toggle    |









$$Q = \overline{q}T + q\overline{T} = q \oplus T$$

| Т | Ck       | Q              | Q              | State     |
|---|----------|----------------|----------------|-----------|
| 0 | <b>↑</b> | Q <sub>0</sub> | Qo             | No change |
| 1 | <b>†</b> | <u>Qo</u>      | Q <sub>0</sub> | Toggle    |









$$Q = \overline{q}T + q\overline{T} = q \oplus T$$

| Т | Ck       | Q              | Q              | State     |
|---|----------|----------------|----------------|-----------|
| 0 | <b>†</b> | Q <sub>0</sub> | Qo             | No change |
| 1 | <b>^</b> | Qo             | Q <sub>0</sub> | Toggle    |









$$Q = \overline{q}T + q\overline{T} = q \oplus T$$

| Т | Ck       | Q              | Q  | State     |
|---|----------|----------------|----|-----------|
| 0 | <b>↑</b> | Q <sub>0</sub> | Qo | No change |
| 1 | <b>↑</b> | Qo             | Qo | Toggle    |









$$Q = \overline{q}T + q\overline{T} = q \oplus T$$

| Т | Ck       | ď              | Q              | State     |
|---|----------|----------------|----------------|-----------|
| 0 | <b>↑</b> | Q <sub>0</sub> | Qo             | No change |
| 1 | <b>↑</b> | Qo             | Q <sub>0</sub> | Toggle    |







$$Q = \overline{q}T + q\overline{T} = q \oplus T$$

| Т  |         |
|----|---------|
| Ck |         |
| Q  | <u></u> |

| Т | Ck       | Q              | Q  | State     |
|---|----------|----------------|----|-----------|
| 0 | <b>↑</b> | Q <sub>0</sub> | Qo | No change |
| 1 | <b>↑</b> | Qυ             | Q° | Toggle    |



• D FF (or Delay FF) transfers data from the D input to the output when the clock/enable is active.





### D Latch vs D Flip Flop

• D Latch:



• D Flip Flop (falling-edge trigged):







| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$Q_{n+1} = D$$

| ט  | — |
|----|---|
| Ck |   |



| D | Ck       | Q | Q | State |
|---|----------|---|---|-------|
| 0 | <b>^</b> | 0 | 1 | Reset |
| 1 | <b>^</b> | 1 | 0 | Set   |





| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$Q_{n+1} = D$$



| D | Ck       | Q | Q | State |
|---|----------|---|---|-------|
| 0 | <b>↑</b> | 0 | 1 | Reset |
| 1 | <b>↑</b> | 1 | 0 | Set   |





| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$Q_{n+1} = D$$



| D | Ck       | Q | Q | State |
|---|----------|---|---|-------|
| 0 | <b>↑</b> | 0 | 1 | Reset |
| 1 | <b>↑</b> | 1 | 0 | Set   |





| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$Q_{n+1} = D$$



| D | Ck       | Q | Q | State |
|---|----------|---|---|-------|
| 0 | <b>^</b> | 0 | 1 | Reset |
| 1 | <b></b>  | 1 | 0 | Set   |





| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$Q_{n+1} = D$$



| D | Ck       | Q | Q | State |
|---|----------|---|---|-------|
| 0 | <b>^</b> | 0 | 1 | Reset |
| 1 | <b></b>  | 1 | 0 | Set   |





| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$Q_{n+1} = D$$



| D | Ċ.       | ø | Q | State |
|---|----------|---|---|-------|
| 0 | <b>^</b> | 0 | 1 | Reset |
| 1 | <b>↑</b> | 1 | 0 | Set   |





| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$Q_{n+1} = D$$



| D | Ck       | Q | Q | State |
|---|----------|---|---|-------|
| 0 | <b>↑</b> | 0 | 1 | Reset |
| 1 | <b>↑</b> | 1 | 0 | Set   |





| Qn | D | Q <sub>n+1</sub> |
|----|---|------------------|
| 0  | 0 | 0                |
| 0  | 1 | 1                |
| 1  | 0 | 0                |
| 1  | 1 | 1                |



$$Q_{n+1} = D$$



| D | Ck       | Q | Q | State |
|---|----------|---|---|-------|
| 0 | <b>↑</b> | 0 | 1 | Reset |
| 1 | <b>↑</b> | 1 | 0 | Set   |



#### Flip Flop Excitations

- The excitation table describes the inputs required to achieve a desired output state change.
- A flip flop has at most 4 responses: 'S0', 'S1', 'T0', and 'T1'

| Response |                     |   | Excitation |   |   |   |   |
|----------|---------------------|---|------------|---|---|---|---|
| Symbol   | $q \rightarrow Q^+$ | S | R          | J | K | T | D |
| S0       | <b>0</b> → [0]      | 0 | X          | 0 | X | 0 | 0 |
| T1       | <b>0</b> → <b>1</b> | 1 | 0          | 1 | X | 1 | 1 |
| TO       | <b>1</b> → <b>0</b> | 0 | 1          | X | 1 | 1 | 0 |
| S1       |                     | x | 0          | X | 0 | 0 | 1 |

#### RS flip flop

|     |   | _ | _      |    |
|-----|---|---|--------|----|
| CLK | S | R | Q      | Q′ |
| `0′ | X | X | q      | q′ |
| `1' | 0 | 0 | q      | q′ |
|     | 0 | 1 | q<br>0 | 1  |
|     | 1 | 0 | 1      | 0  |
|     | 1 | 1 | X      | X  |

#### T flip flop

| q | Т | Q | Q' |
|---|---|---|----|
| 0 | 0 | 0 | 1  |
| 0 | 1 | 1 | 0  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | 0 | 1  |

#### JK flip flop

| CLK         | J | K | Q   | Q'     |
|-------------|---|---|-----|--------|
| <b>'</b> 0' | X | X | q   | q'     |
| <b>`1</b> ′ | 0 | 0 | 0.0 | q′     |
|             | 0 | 1 | 0   | 1<br>0 |
|             | 1 | 0 | 1   | 0      |
|             | 1 | 1 | q′  | q      |

#### D flip flop

| q | D | Q | ď      |
|---|---|---|--------|
| 0 | 0 | 0 | 1      |
| 0 | 1 | 1 | 1<br>0 |
| 1 | 0 | 0 | 1      |
| 1 | 1 | 1 | 0      |
|   |   |   |        |



### Flip Flop with Preset and Clear Inputs

- A flip flop often has:
  - -Inputs, e.g. J, K
  - -Clock
  - Q output
- It is often necessary to clear or preset a flip flop:
  - -Clear (CLR)  $\rightarrow$  Q = 0
  - -Preset (PR) → Q = 1



Clear and Preset are active HIGH



Clear and Preset are active LOW



#### Setup and Hold Time of Flip Flop



- t<sub>su</sub>: Setup Time the amount of time required for the input signal to be stable before a clock edge
- t<sub>h</sub>: Hold Time the minimum amount of time required for the input signal to be stable after a clock edge.
- Setup and hold time relate to propagation delay and clock frequency.



#### Contents

- 1. Concepts
- 2. Flip Flop
- 3. Flip Flop Types
- 4. Finite State Machine (FSM)
- 5. Applications



#### Models for Representing Sequential Logic





#### Forms of Sequential Logic

- Asynchronous sequential logic: state changes occur whenever input states change
  - Storage elements may be simple wires or delay elements
- Synchronous sequential logic: state changes occur in lock step across all storage elements
  - Using a periodic waveform the clock



#### Finite State Machine (FSM)

- A Finite State Machine is an abstract mathematical model of a sequential logic function.
  - A finite number of states, including one initial state (or start state)
  - A finite number of inputs
  - A finite number of outputs
  - A transition function a function of its current state and its input
  - An output function a function of its current state and its input (optional)



### FSM Representations

• **States**: determined by possible values in sequential storage elements

• Transitions: change of state



• Inputs:





#### Example 3

• What does this FSM do?



→ Accepts the empty string or any string that ends with '0'.



#### Example 4

• What does this FSM do?



→ Accepts strings that starts and ends with the same bits.



### Example 5

• What does this FSM do?



- → Accepts if the running sum of the input strings is a multiple of 3.
- $\rightarrow$  RESET symbol resets the running sum to 0.



- Design an FSM which accepts strings that contain 001 as substrings.
- There are 4 possibilities:
  - No string
  - Seen a 0
  - Seen a 00
  - Seen a 001





• Sketch the FSM of the above system:





- Design a counter which is capable of counting: 100, 010, 101, 011, 110
  - 000, 001 and 111 are skipped.
- Sketch the FSM and write State Transition Table:



| <b>Present State</b> |   |   | Next State |    |    |  |
|----------------------|---|---|------------|----|----|--|
| <u>C</u>             | В | Α | C+         | B+ | A+ |  |
| 0                    | 0 | 0 | X          | Х  | Х  |  |
| 0                    | 0 | 1 | X          | X  | X  |  |
| 0                    | 1 | 0 | 1          | 0  | 1  |  |
| 0                    | 1 | 1 | 1          | 1  | 0  |  |
| 1                    | 0 | 0 | 0          | 1  | 0  |  |
| 1                    | 0 | 1 | 0          | 1  | 1  |  |
| 1                    | 1 | 0 | 1          | 0  | 0  |  |
| 1                    | 1 | 1 | X          | X  | X  |  |



• At power-up, the counter may be in an unused or invalid state → Must guarantee that it eventually enters a valid state.





### Moore FSM

• Its output is affected by only its current state, not its input.





# Moore FSM Representation

• Output is a function of the current state.





# Mealy FSM

• Its output is affected by both its current state and input.





# Mealy FSM Representation

• Output is a function of the current state and input.



|       |       | current  | next  |        |
|-------|-------|----------|-------|--------|
| reset | input | state    | state | output |
| 1     | _     | _        | Α     | 0      |
| 0     | 0     | <b>A</b> | B     | 0      |
| 0     | 1     | Α        | С     | 0      |
| 0     | 0     | В        | В     | 0      |
| 0     | 1     | В        | С     | 1      |
| 0     | 0     | С        | В     | 1      |
| 0     | 1     | С        | С     | 0      |
|       |       |          |       |        |



### Design Procedure

- 1. Describe the sequential circuit with simple but clear words
- 2. Derive the State Diagram
- 3. Encode the states and inputs (if any)
- 4. Fill the State Table (or Excitation Table)
- 5. Select the necessary number of flip flops and the type of flip flops
- 6. Determine the Boolean functions that produce the inputs of the flip flops and the output
- 7. Minimize the input/output functions
- 8. Design the circuit



- Design a FSM which accepts 0,1 strings which has an odd number of 1's.
- It is required to remember whether there are odd 1's so far or even 1's so far.



| Current<br>State | Input | Next State | Output |
|------------------|-------|------------|--------|
| Even             | 0     | Even       | 0      |
| Even             | 1     | Odd        | 1      |
| Odd              | 0     | Odd        | 1      |
| Odd              | 1     | Even       | 0      |



• Encode the states and inputs:

| Current<br>State | Input | Next State | Output |
|------------------|-------|------------|--------|
| 0                | 0     | 0          | 0      |
| 0                | 1     | 1          | 1      |
| 1                | 0     | 1          | 1      |
| 1                | 1     | 0          | 0      |

- Select the necessary number of flip flops:
  - 1 flip flop to hold 2 states



• Select the type of flip flops: D flip flop

#### • Assume:

- Q = Current state
- $Q^+$  = Next state
- X = Input

| Resp   | Excitation            |   |   |   |   |   |   |
|--------|-----------------------|---|---|---|---|---|---|
| Symbol | $Q \rightarrow Q^{+}$ | S | R | J | K | Т | D |
| S0     | <b>0</b> → <b>0</b>   | 0 | x | 0 | X | 0 | 0 |
| T1     | <b>0</b> → <b>1</b>   | 1 | 0 | 1 | X | 1 | 1 |
| T0     | <b>1</b> → <b>0</b>   | 0 | 1 | x | 1 | 1 | 0 |
| S1     | <b>1</b> → <b>1</b>   | x | 0 | x | 0 | 0 | 1 |

| Q | X | Q⁺ | Output | D |
|---|---|----|--------|---|
| 0 | 0 | 0  | 0      | 0 |
| 0 | 1 | 1  | 1      | 1 |
| 1 | 0 | 1  | 1      | 1 |
| 1 | 1 | 0  | 0      | 0 |

$$D = Q +$$



• Logic simplification:



$$D = \overline{Q}X + Q\overline{X} = Q \oplus X$$

• Logic circuit diagram:





- Select the type of flip flops: T flip flop
- Assume:
  - Q = Current state
  - $Q^+$  = Next state
  - X = Input

| Q | X | Q+ ( | Output | Т |
|---|---|------|--------|---|
| 0 | 0 | 0    | 0      | 0 |
| 0 | 1 | 1    | 1      | 1 |
| 1 | 0 | 1    | 1      | 0 |
| 1 | 1 | 0    | 0      | 1 |

• Logic circuit diagram:







- Design a vending machine:
  - Release item after 15 cents are deposited
  - Single coin slot for dimes (= 10 cents), nickels (= 5 cents)
  - No change!!!



### Example 10 – Step 1: Abstract Representation



• Input: N, D, Reset

• Output: **Open** 



#### Example 10 – Step 2: Draw State Diagram/Table

#### • State Diagram:

- 3 nickels (= 5 cents): N, N, N
- 1 nickel, 1 dime: N, D
- 1 dime, 1 nickel: D, N
- 2 dimes: D, D
- 2 nickels, 1 dime: N, N, D



Reset



### Example 10 – Step 2: Draw State Diagram/Table

#### • Moore machine

| present | inp | uts | next      | presen |
|---------|-----|-----|-----------|--------|
| state   | D.  | Ν   | state     | output |
| 0¢      | 0   | 0   | 0¢        | 0      |
|         | 0   | 1   | 5¢        | 0      |
|         | 1   | 0   | 10¢       | 0      |
|         | 1   | 1   | _         | _      |
| 5¢      | 0   | 0   | 5¢<br>10¢ | 0      |
|         | 0   | 1   | 10¢       | 0      |
|         | 1   | 0   | 15¢       | 0      |
|         | 1   | 1   | _ `       | _      |
| 10¢     | 0   | 0   | 10¢       | 0      |
| •       | 0   | 1   | 15¢       | 0      |
|         | 1   | 0   | 15¢       | 0      |
|         | 1   | 1   | _ `       | _      |
| 15¢     | _   | _   | 15¢       | 1      |
|         |     |     |           |        |





### Example 10 – Step 2: Draw State Diagram/Table

Mealy machine

| present | inp | uts | next  | presen |
|---------|-----|-----|-------|--------|
| state   | D   | N   | state | output |
| 0¢      | 0   | 0   | 0¢    | 0      |
|         | 0   | 1   | 5¢    | 0      |
|         | 1   | 0   | 10¢   | 0      |
|         | 1   | 1   | _     | _      |
| 5¢      | 0   | 0   | 5¢    | 0      |
|         | 0   | 1   | 10¢   | 0      |
|         | 1   | 0   | 15¢   | 1      |
|         | 1   | 1   | _     | _      |
| 10¢     | 0   | 0   | 10¢   | 0      |
|         | 0   | 1   | 15¢   | 1      |
|         | 1   | 0   | 15¢   | 1      |
|         | 1   | 1   | _     | _      |
| 15¢     | _   | _   | 15¢   | 1      |
|         |     |     |       |        |





# Example 10 – Step 3, 4, 5

- Encode states/inputs
- Select necessary number/type of flip flops (02 D flip flops)

#### Moore

### Mealy

| present state<br>Q1 Q0 | inpu<br>D | its<br>N | next state<br>D1 D0 | present<br>output |   |   | nt state<br>Q0 | inp<br>D | uts<br>N |   | t state<br>D0 | present<br>output |
|------------------------|-----------|----------|---------------------|-------------------|---|---|----------------|----------|----------|---|---------------|-------------------|
| 0 0                    | 0         | 0        | 0 0                 | 0                 | - | 0 | 0              | 0        | 0        | 0 | 0             | 0                 |
|                        | 0         | 1        | 0 1                 | 0                 |   |   |                | 0        | 1        | 0 | 1             | 0                 |
|                        | 1         | 0        | 1 0                 | 0                 |   |   |                | 1        | 0        | 1 | 0             | 0                 |
|                        | 1         | 1        |                     | _                 | _ |   |                | 1        | 1        | _ | _             | _                 |
| 0 1                    | 0         | 0        | 0 1                 | 0                 |   | 0 | 1              | 0        | 0        | 0 | 1             | 0                 |
|                        | 0         | 1        | 1 0                 | 0                 |   |   |                | 0        | 1        | 1 | 0             | 0                 |
|                        | 1         | 0        | 1 1                 | 0                 |   |   |                | 1        | 0        | 1 | 1             | 1                 |
|                        | 1         | 1        |                     |                   |   |   |                | 1        | 1        | ı | _             |                   |
| 1 0                    | 0         | 0        | 1 0                 | 0                 | _ | 1 | 0              | 0        | 0        | 1 | 0             | 0                 |
|                        | 0         | 1        | 1 1                 | 0                 |   |   |                | 0        | 1        | 1 | 1             | 1                 |
|                        | 1         | 0        | 1 1                 | 0                 |   |   |                | 1        | 0        | 1 | 1             | 1                 |
|                        | 1         | 1        |                     | _                 |   |   |                | 1        | 1        | - | _             | _                 |
| 1 1                    | -         | 1        | 1 1                 | 1                 |   | 1 | 1              | -        | 1        | 1 | 1             | 1                 |



# Example 10 - Step 6, 7

• Logic simplification:





# Example 10 - Step 6, 7

• Logic simplification:





# Example 10 – Step 8

• Logic circuit diagram:

#### Moore



#### Mealy





#### Contents

- 1. Concepts
- 2. Flip Flop
- 3. Flip Flop Types
- 4. Finite State Machine (FSM)
- 5. Applications



# Applications of Sequential Logic

- Counter and Frequency Divider
- Shift Register



#### Counters

- Counters are mainly used in counting applications.
  - Measure the time interval between two unknown time instants, or
  - Measure the frequency of a given signal.
- 2 types of counters:
  - An asynchronous (or ripple) counter is a cascaded arrangement of flip-flops where the output of one flip flop drives the clock input of the following flip flop.
  - A synchronous (or parallel) counter is a cascaded arrangement of flip flops where all the flip flops in the counter change state at the same time in synchronism with the input clock signal.



# Ripple Counter

• Block schematic of n-bit binary ripple counter:



- Propogation delay:
  - The effective propagation delay in a ripple counter is equal to the sum of propagation delays due to different flip flops.



# Mod-2<sup>N</sup> Ripple Counter

- Mod-16 ripple counter
  - 16 states
  - 4-bit output  $(Q_3, Q_2, Q_1, Q_0)$
  - Needs 4 flip flops (e.g. 4 JK flip flops)





- A binary ripple counter is designed to count the number of items passing a conveyor belt.
- Each time an item passes a given point, a pulse is generated that can be used as a clock input.
- If the maximum number of items to be counted is 6000, determine the number of flip flops required.

#### Solution

- The counter should be able to count a maximum of 6000 items.
- An N-flip-flop would be able to count up to a maximum of  $2^N 1$  counts.
- On the  $2^N$ th clock pulse, it will get reset to all 0s.
- Now,  $2^N 1$  should be greater than or equal to 6000.
- That is,  $2^N 1 \ge 6000$ , which gives  $N \ge \log 6001/\log 2 \ge 3.778/0.3010 \ge 12.55$ .
- The smallest integer that satisfies this condition is 13.
- Therefore, the minimum number of flip-flops required = 13



### Binary Ripple Counters with a Modulus of $< 2^N$

- Consider an Mod-7 counter using 4 JK flip flops (CLEAR is active LOW).
- When the counter reaches 0110 ( $6_{10}$ ), all flip flops are reset.





### Binary Ripple Counters with a Modulus of $< 2^N$

#### • Output waveform:





### Binary Ripple Counters with a Modulus of $< 2^N$

Steps to design any binary ripple counter that starts from 0000 and has a modulus of X:

- 1. Determine the minimum number of flip flops N so that  $2^N \ge X$ . Connect these flip flops as a binary ripple counter. If  $2^N = X$ , do not go to steps 2 and 3.
- 2. Identify the flip flops that will be in the logic HIGH state at the count whose decimal equivalent is X. Choose a NAND gate with the number of inputs equal to the number of flip flops that would be in the logic HIGH state.
- 3. Connect the Q outputs of the identified flip flops to the inputs of the NAND gate and the NAND gate output to asynchronous clear inputs of all flip flops.



• Determine the modulus of the counter and also the frequency of the flip-flop  $Q_3$  output.



• Answer: the modulus = 12 $f_{O3} = 100$ kHz



- Design a binary ripple counter that counts 000 and 111 and skips the remaining six states.
- Use JK flip flops and draw the timing waveforms of the outputs.





• Output waveform:





• Write its count sequence if it is initially in the 0000 state. Also draw the timing waveforms.



 $0000 \Rightarrow 1111 \Rightarrow 1110 \Rightarrow 1101 \Rightarrow 1100 \Rightarrow 1011 \Rightarrow 1010 \Rightarrow 1001 \Rightarrow 1000 \Rightarrow 0111 \Rightarrow 0110 \Rightarrow 0101 \Rightarrow 0100 \Rightarrow 0011 \Rightarrow 0010 \Rightarrow 0000$ 



# Example 14

• Output waveform:





## Synchronous Counter

- All the flip flops in the counter change state at the same time in synchronism with the input clock signal.
- The total propagation delay is equal to that of one flip flop.
- Example: a 4-bit synchronous up counter





# Synchronous Counter

• Output waveform of a 4-bit synchronous up counter





#### • Design procedure:

- Determine the number of flip flops required for the purpose.
- Identify the undesired states.
- Draw the state transistion diagram (including undesired states).
- The undesired states should be depicted to be transiting to any of the desired states.





#### Design procedure:

- Draw the excitation table for the counter, listing:
  - The present states
  - The next states corresponding to the present states
  - The required logic status of the flip flop inputs

| Present<br>state |   |   | Next<br>state |   |   | Inputs |       |         |       |       |       |
|------------------|---|---|---------------|---|---|--------|-------|---------|-------|-------|-------|
| C                | В | A | C             | В | A | $J_C$  | $K_C$ | $J_{B}$ | $K_B$ | $J_A$ | $K_A$ |
| 0                | 0 | 0 | 0             | 1 | 0 | 0      | X     | 1       | X     | 0     | X     |
| 0                | 0 | 1 | 1             | 0 | 0 | 1      | X     | 0       | X     | X     | 1     |
| 0                | 1 | 0 | 0             | 1 | 1 | 0      | X     | X       | 0     | 1     | X     |
| 0                | 1 | 1 | 0             | 0 | 1 | 0      | X     | X       | 1     | X     | 0     |
| 1                | 0 | 0 | 1             | 1 | 0 | X      | 0     | 1       | X     | 0     | X     |
| 1                | 0 | 1 | 0             | 0 | 0 | X      | 1     | 0       | X     | X     | 1     |
| 1                | 1 | 0 | 0             | 0 | 0 | X      | 1     | X       | 1     | 0     | X     |
| 1                | 1 | 1 | 0             | 0 | 0 | X      | 1     | X       | 1     | X     | 1     |



#### • Design procedure:

- Design the logic circuits for generating inputs  $(J_A, K_A, J_B, K_B, J_C, K_C)$  from available outputs (A, B, C...)
- Can use the K-map for logic simplification
- Example:











$$J_A = B.\overline{C}$$

$$K_A = \overline{B} + C$$

$$J_R = \overline{A}$$

$$K_R = A + C$$

$$J_C = A.\overline{B}$$

$$K_C = A + B$$



• Logic circuit diagram:





# Example 15

• Find the count sequence of the following counter:



000, 001, 010, 011, 100, 101, 110, 000, . . .



# Shift Register

- A shift register is a digital device used for storage and transfer of data.
- Example:





## Shift Registers

• Based on the method used to load data onto and read data from shift registers, they can be classified as: SISO, SIPO, PISO, and PIPO.





# Shift Registers

• Serial In, Serial Out (SISO):



• Serial In, Parallel Out (SIPO): → 1 0 1 0 1



• Parallel In, Serial Out (PISO):



• Parallel In, Parallel Out (PIPO): 1 0 1 0 1 0 1





## **SISO**

• Block diagram:





### **SISO**

#### • Timing diagram:





### **SIPO**

• Block diagram:





### **SIPO**

• Timing diagram:





# **PISO**

• Block diagram:





### **PISO**

• Timing diagram:



